# **SPECIFICATION**

# **PART NO. : OEL9M1007-W-E**



This specification maybe changed without any notice in order to improve performance or quality etc.

Please contact TRULY Semiconductors LTD. OLED R&D department for update specification and product status before design for this product or release the order.

# **PRODUCT CONTENTS**

n PHYSICAL DATA n ABSOLUTE MAXIMUM RATINGS n EXTERNAL DIMENSIONS n ELECTRICAL CHARACTERISTICS n TIMING OF POWER SUPPLY n ELECTRO-OPTICAL CHARACTERISTICS n INTERFACE PIN CONNECTIONS n COMMAND TABLE n INITIALIZATION CODE n SCHEMATIC EXAMPLE n RELIABILITY TESTS n OUTGOING QUALITY CONTROL SPECIFICATION n CAUTIONS IN USING OLED MODULE

| TRU         | LY <sup>®</sup> 信利 | Customer |           |
|-------------|--------------------|----------|-----------|
| Written by  | He Kai             | Арр      | proved by |
| Checked by  | Yang Xueyu         |          |           |
| Approved by | Zhang Weicang      |          |           |

# 

| Rev. | Contents         | Date       |
|------|------------------|------------|
| 1.0  | Initial release. | 2013-08-02 |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |
|      |                  |            |

**n PHYSICAL DATA** 

| No. | Items:                    | Specification:                    | Unit            |
|-----|---------------------------|-----------------------------------|-----------------|
| 1   | Diagonal Size             | 1.1                               | Inch            |
| 2   | Resolution                | 96 (H) x 96(V)                    | Dots            |
| 3   | Active Area               | 19.655 (W) x 19.655(H)            | mm <sup>2</sup> |
| 4   | Outline Dimension (Panel) | 25.49 (W) x 29.10(H)              | mm <sup>2</sup> |
| 5   | Pixel Pitch               | 0.205 (W) x 0.205 (H)             | mm <sup>2</sup> |
| 6   | Pixel Size                | 0.18 W) x 0.18 (H)                | mm <sup>2</sup> |
| 7   | Driver IC                 | SH1107G                           | -               |
| 8   | Display Color             | White                             | -               |
| 9   | Gray scale                | 1                                 | Bit             |
| 10  | Interface                 | Parallel / SPI / I <sup>2</sup> C | -               |
| 11  | IC package type           | COG                               | -               |
| 12  | Thickness                 | 1.45±0.1                          | mm              |
| 13  | Weight                    | TBD                               | g               |
| 14  | Duty                      | 1/96                              | -               |

# n ABSOLUTE MAXIMUM RATINGS

| Unless othe         | erwise specifie | ed, $V_{SS} = 0V$ |      | $(Ta = 25^{\circ}C)$ |      |      |  |  |
|---------------------|-----------------|-------------------|------|----------------------|------|------|--|--|
| Items               |                 | Symbol            | Min  | Тур.                 | Max  | Unit |  |  |
| Supply              | Logic           | $V_{DD}$          | -0.3 | -                    | 3.6  | V    |  |  |
| Voltage             | Driving         | $V_{PP}$          | -0.3 | -                    | 17.0 | V    |  |  |
| Operating 7         | Femperature     | Тор               | -20  | -                    | 70   | °C   |  |  |
| Storage Temperature |                 | Tst               | -30  | -                    | 80   | °C   |  |  |
| Humidity            |                 | -                 | -    | -                    | 90   | %RH  |  |  |

### NOTE:

Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

# **n EXTERNAL DIMENSION**



**Rev : 1.0** 

# **n ELECTRICAL CHARACTERISTICS**

### **◆**DC Characteristics

Unless otherwise specified ,  $V_{SS} = 0V$  ,  $V_{DD} = 1.65$  V to 3.5V , AVDD=2.4 V to 3.5V (Ta = +25 °C)

| · · ·   | Items        | Symbol          | Min                   | Тур. | Max              | Unit |
|---------|--------------|-----------------|-----------------------|------|------------------|------|
| Supply  | Logic        | $V_{DD}$        | 1.65                  | -    | 3.5              | V    |
| Voltage | Operating    | $V_{PP}$        | 7.0                   | -    | 16.5             | V    |
| Input   | High Voltage | V <sub>IH</sub> | 0.8 x V <sub>DD</sub> | -    | V <sub>DD</sub>  | V    |
| Voltage | Low Voltage  | V <sub>IL</sub> | V <sub>SS</sub>       | -    | $0.2 \ge V_{DD}$ | V    |
| Output  | High Voltage | V <sub>OH</sub> | $0.8 \ge V_{DD}$      | -    | V <sub>DD</sub>  | V    |
| Voltage | Low Voltage  | V <sub>OL</sub> | V <sub>SS</sub>       | -    | $0.2 \ge V_{DD}$ | V    |

### **AC** Characteristics

(1) System buses Read/Write characteristics 1 (For the 8080 Series Interface MPU)



| Symb<br>ol    | Parameter                  | Min.             | Тур. | Max. | Unit | Condition  |
|---------------|----------------------------|------------------|------|------|------|------------|
| tcyc8         | System cycle time          | 300              | -    | -    | ns   |            |
| tas8          | Address setup time         | 0                | -    | -    | ns   |            |
| tan8          | Address hold time          | 0                | -    | -    | ns   |            |
| tDS8          | Data setup time            | <mark>4</mark> 0 | -    | -    | ns   |            |
| tdh8          | Data hold time             | 30               | -    | -    | ns   |            |
| tcH8          | Output disable time        | 10               | -    | 70   | ns   | CL = 100pF |
| tACC8         | RD access time             | -                | -    | 280  | ns   | CL = 100pF |
| tccLw         | Control L pulse width (WR) | 100              | -    | -    | ns   |            |
| tcclr         | Control L pulse width (RD) | 120              | -    | -    | ns   |            |
| tсснw         | Control H pulse width (WR) | 100              | -    | -    | ns   |            |
| <b>t</b> CCHR | Control H pulse width (RD) | 100              | -    | -    | ns   |            |
| tR            | Rise time                  | -                | -    | 15   | ns   |            |
| tF            | Fall time                  | -                | -    | 15   | ns   |            |

Rev : 1.0 Aug.02, 2013

(VDD = 2.4V - 3.5V, TA = +25°C)

| Symb<br>ol    | Parameter                  | Min. | Тур. | Max. | Unit | Condition  |
|---------------|----------------------------|------|------|------|------|------------|
| tcyc8         | System cycle time          | 300  | -    | -    | ns   |            |
| tas8          | Address setup time         | 0    | -    | -    | ns   |            |
| tan8          | Address hold time          | 0    | -    | -    | ns   |            |
| tds8          | Data setup time            | 40   | -    | -    | ns   |            |
| tdh8          | Data hold time             | 15   | -    | -    | ns   |            |
| tch8          | Output disable time        | 10   | -    | 70   | ns   | CL = 100pF |
| tacc8         | RD access time             | -    | -    | 140  | ns   | CL = 100pF |
| tccLw         | Control L pulse width (WR) | 100  | -    | -    | ns   |            |
| <b>t</b> CCLR | Control L pulse width (RD) | 120  | -    | -    | ns   |            |
| tcchw         | Control H pulse width (WR) | 100  | -    | -    | ns   |            |
| <b>t</b> CCHR | Control H pulse width (RD) | 100  | -    | -    | ns   |            |
| tR            | Rise time                  | -    | -    | 15   | ns   |            |
| tF            | Fall time                  | -    | -    | 15   | ns   |            |

### (2) System buses Read/Write Characteristics 2 (For the 6800 Series Interface MPU)



(VDD = 1.65 - 2.4V, TA = +25°C)

| Symbol | Parameter                    | Min. | Тур. | Max. | Unit | Condition  |
|--------|------------------------------|------|------|------|------|------------|
| tcyc6  | System cycle time            | 300  | -    | -    | ns   |            |
| tAS6   | Address setup time           | 0    | -    | -    | ns   |            |
| tan6   | Address hold time            | 0    | -    | -    | ns   |            |
| tDS6   | Data setup time              | 40   | -    | -    | ns   |            |
| tdH6   | Data hold time               | 30   | -    | -    | ns   |            |
| toh6   | Output disable time          | 10   | -    | 70   | ns   | CL = 100pF |
| tacc6  | Access time                  | -    | -    | 280  | ns   | CL = 100pF |
| tewnw  | Enable H pulse width (Write) | 100  | -    | -    | ns   |            |
| tewhr  | Enable H pulse width (Read)  | 120  | -    | -    | ns   |            |
| tewLw  | Enable L pulse width (Write) | 100  | -    | -    | ns   |            |
| tewlr  | Enable L pulse width (Read)  | 100  | -    | -    | ns   |            |
| tR     | Rise time                    | _    | -    | 15   | ns   |            |
| tF     | Fall time                    | -    | -    | 15   | ns   |            |

### (VDD = 2.4 - 3.5V, TA = +25°C)

| Symbol       | Parameter                    | Min. | Тур. | Max. | Unit | Condition  |
|--------------|------------------------------|------|------|------|------|------------|
| tcyc6        | System cycle time            | 300  | -    | -    | ns   |            |
| tAS6         | Address setup time           | 0    | -    | -    | ns   |            |
| tan6         | Address hold time            | 0    | -    | -    | ns   |            |
| tDS6         | Data setup time              | 40   | -    | -    | ns   |            |
| tdH6         | Data hold time               | 15   | -    | -    | ns   |            |
| toh6         | Output disable time          | 10   | -    | 70   | ns   | CL = 100pF |
| tACC6        | Access time                  | -    | -    | 140  | ns   | CL = 100pF |
| <b>tewhw</b> | Enable H pulse width (Write) | 100  | -    | -    | ns   |            |
| tewhr        | Enable H pulse width (Read)  | 120  | -    | -    | ns   |            |
| tewlw        | Enable L pulse width (Write) | 100  | -    | -    | ns   |            |
| tewlr        | Enable L pulse width (Read)  | 100  | -    | -    | ns   |            |
| tR           | Rise time                    | -    | -    | 15   | ns   |            |
| tF           | Fall time                    | -    | - 1  | 15   | ns   |            |

 TRULY ®信利 TRULY SEMICONDUCTORS LTD.

 (3) System buses Write characteristics 3 (For 4 wires SPI)



(VDD1 = 1.65 - 2.4V, TA = +25°C)

| Symbol      | Parameter                  | Min. | Тур. | Max. | Unit | Condition |
|-------------|----------------------------|------|------|------|------|-----------|
| tscyc       | Serial clock cycle         | 500  | -    | -    | ns   |           |
| tsas        | Address setup time         | 300  | -    | -    | ns   |           |
| <b>tsah</b> | Address hold time          | 300  | -    | -    | ns   |           |
| tsds        | Data setup time            | 200  | -    | -    | ns   |           |
| <b>tsDH</b> | Data hold time             | 200  | -    | -    | ns   |           |
| tcss        | CS setup time              | 240  | -    | -    | ns   |           |
| tcsH        | CS hold time time          | 120  | -    | -    | ns   |           |
| tsHW        | Serial clock H pulse width | 200  | -    | -    | ns   |           |
| tsLW        | Serial clock L pulse width | 200  | -    | -    | ns   |           |
| tR          | Rise time                  | -    | -    | 30   | ns   |           |
| t F         | Fall time                  | -    | -    | 30   | ns   |           |

(VDD1 = 2.4 - 3.5V, TA = +25°C)

| Symbol      | Parameter                  | Min. | Тур. | Max. | Unit | Condition |
|-------------|----------------------------|------|------|------|------|-----------|
| tscyc       | Serial clock cycle         | 250  | -    | -    | ns   |           |
| tsas        | Address setup time         | 150  | -    | -    | ns   |           |
| <b>tsah</b> | Address hold time          | 150  | -    | -    | ns   |           |
| tsps        | Data setup time            | 100  | -    | -    | ns   |           |
| <b>tsdh</b> | Data hold time             | 100  | -    | -    | ns   |           |
| tcss        | CS setup time              | 120  | -    | -    | ns   |           |
| tcsH        | CS hold time time          | 60   | -    | -    | ns   |           |
| tsHW        | Serial clock H pulse width | 100  | -    | -    | ns   |           |
| tslw        | Serial clock L pulse width | 100  | -    | -    | ns   |           |
| tR          | Rise time                  |      | -    | 15   | ns   |           |
| tF          | Fall time                  | -    | -    | 15   | ns   |           |

# TRULY<sup>®</sup>信利 TRULY SEMICONDUCTORS LTD. (4) System buses Write characteristics 4(For 3 wires SPI)



(VDD1 = 1.65 - 2.4V, TA = +25°C)

| Symbol | Parameter                  | Min. | Тур. | Max. | Unit | Condition |
|--------|----------------------------|------|------|------|------|-----------|
| tscyc  | Serial clock cycle         | 500  | -    | -    | ns   |           |
| tsds   | Data setup time            | 200  | -    | -    | ns   |           |
| tsdh   | Data hold time             | 200  | -    | -    | ns   |           |
| tcss   | CS setup time              | 240  | -    | -    | ns   |           |
| tcsH   | CS hold time time          | 120  | -    | -    | ns   |           |
| tshw   | Serial clock H pulse width | 200  | -    | -    | ns   |           |
| tsLW   | Serial clock L pulse width | 200  | -    | -    | ns   |           |
| tR     | Rise time                  | -    | -    | 30   | ns   |           |
| tF     | Fall time                  | -    | -    | 30   | ns   |           |

### (VDD1 = 2.4 - 3.5V, TA = +25°C)

| Symbol      | Parameter                  | Min. | Тур. | Max. | Unit | Condition |
|-------------|----------------------------|------|------|------|------|-----------|
| tscyc       | Serial clock cycle         | 250  | -    | -    | ns   |           |
| tsds        | Data setup time            | 100  | -    | -    | ns   |           |
| <b>tsdh</b> | Data hold time             | 100  | -    | -    | ns   |           |
| tcss        | CS setup time              | 120  | -    | -    | ns   |           |
| tcsH        | CS hold time time          | 60   | -    | -    | ns   |           |
| tsнw        | Serial clock H pulse width | 100  | -    | -    | ns   |           |
| tsLw        | Serial clock L pulse width | 100  | -    | -    | ns   |           |
| tR          | Rise time                  | -    | -    | 15   | ns   |           |
| tF          | Fall time                  | -    | -    | 15   | ns   |           |

# (5) I<sup>2</sup>C interface characteristics



 $<sup>(</sup>VDD = 1.65 - 3.5V, TA = +25^{\circ}C)$ 

| Symbol    | Parameter                                          | Min.     | Тур. | Max. | Unit | Condition |
|-----------|----------------------------------------------------|----------|------|------|------|-----------|
| fscl      | SCL clock frequency                                | DC       | -    | 400  | kHz  |           |
| TLOW      | SCL clock Low pulse width                          | 1.3      | -    | -    | μS   |           |
| THIGH     | SCL clock H pulse width                            | 0.6      | -    | -    | μS   |           |
| TSU:DATA  | data setup time                                    | 100      | -    | -    | ns   |           |
| THD:DATA  | data hold time                                     | 0        | -    | 0.9  | μS   |           |
| TR        | SCL , SDA rise time                                | 20+0.1Cb | -    | 300  | ns   |           |
| TF        | SCL · SDA fall time                                | 20+0.1Cb | -    | 300  | ns   |           |
| Cb        | Capacity load on each bus<br>line                  | -        | -    | 400  | pF   |           |
| TSU:START | Setup timefor re-START                             | 0.6      | -    | -    | μS   |           |
| THD:START | START Hold time                                    | 0.6      | -    | -    | μS   |           |
| TSU:STOP  | Setup time for STOP                                | 0.6      | -    | -    | μS   |           |
| TBUF      | Bus free times between STOP<br>and START condition | 1.3      | -    | -    | μS   |           |

# (6) Reset Timing



(VDD = 1.65 - 3.5V, TA = +25°C)

| Symbol | Parameter             | Min. | Тур. | Max. | Unit | Condition |
|--------|-----------------------|------|------|------|------|-----------|
| tR     | Reset time            | -    | -    | 2.0  | μS   |           |
| trw    | Reset low pulse width | 10.0 | -    | -    | μS   |           |

# TRULY<sup>®</sup>信利 TRULY SEMICONDUCTORS LTD. \_\_\_\_\_ Rev : 1.0

### **n TIMING OF POWER SUPPLY**

The following figures illustrate the recommended power ON and power OFF sequence of SSD1325. *Power ON sequence*:

- 1. Power ON VDD.
- After V<sub>DD</sub> become stable, set RES# pin LOW (logic LOW) for at least 3us (t<sub>1</sub>) and then HIGH (logic HIGH).
- 3. After set RES# pin LOW (logic LOW), wait for at least 3us (t2). Then Power ON VCC.(1)
- After V<sub>CC</sub> become stable, send command AFh for display ON. SEG/COM will be ON after 100ms (t<sub>AF</sub>).



### Figure 16 : The Power ON sequence

Power OFF sequence:

- 1. Send command AEh for display OFF.
- 2. Wait until panel discharges completely.
- Power OFF V<sub>CC</sub>.<sup>(1), (2)</sup>
- 4. Wait for toFF. Power OFF VDD. (where Minimum toFF=0ms, Typical toFF=100ms)

Figure 17 : The Power OFF sequence



### Note:

 $^{(1)}$  Since an ESD protection circuit is connected between  $V_{\text{DD}}$  and  $V_{\text{CC}}, V_{\text{CC}}$  becomes lower than  $V_{\text{DD}}$ 

whenever  $V_{DD}$  is ON and  $V_{CC}$  is OFF as shown in the dotted line of  $V_{CC}$  in Figure 16 and Figure 17. <sup>(2)</sup>  $V_{CC}$  should be kept float when it is OFF. **TRULY**®信利 TRULY SEMICONDUCTORS LTD.

Rev : 1.0 Aug.02, 2013

# n ELECTRO-OPTICAL CHARACTERISTICS (Ta=25°C)

| Items            |       | Symbol  | Min. | Тур. | Max.     | Unit                                    | Remark    |
|------------------|-------|---------|------|------|----------|-----------------------------------------|-----------|
| Operating Lumi   | L     | 80      | 100  | -    | $cd/m^2$ | White                                   |           |
| Power Consum     | Р     | -       | 120  | 180  | mW       | 30% pixels ON<br>L=100cd/m <sup>2</sup> |           |
| Frame Freque     | Fr    | -       | 100  | -    | Hz       |                                         |           |
| Color Coordinate | White | CIE x   | 0.25 | 0.29 | 0.33     | CIE1931                                 | Darkroom  |
| Color Coordinate | white | CIE y   | 0.29 | 0.33 | 0.37     | CILIF                                   | Darkiooni |
| Dosnonso Timo    | Rise  | Tr      | -    | -    | 0.02     | ms                                      | -         |
| Response Time    | Decay | Td      | -    | -    | 0.02     | ms                                      | -         |
| Contrast Rat     | Cr    | 10000:1 | -    | -    |          | Darkroom                                |           |
| Viewing Ang      | θ     | 160     | -    | -    | Degree   | -                                       |           |
| Operating Life   | Тор   | 20,000  | -    | -    | Hours    | L=100cd/m <sup>2</sup>                  |           |

Note:

**1. 100 \text{ cd/m}^2** is base on V<sub>DD</sub>=3.0V, V<sub>PP</sub>=13.0V, contrast command setting 0xDF;

2. Contrast Ratio is defined as follows:

Contrast ratio = <u>Photo – detector output with OLED being "white"</u> Photo – detector output with OLED being "black"

3. Life Time is defined when the Luminance has decayed to less than 50% of the initial Luminance specification. (Odd and even chess board alternately displayed), (The initial value should be closed to the typical value after adjusting.).

 TRULY<sup>®</sup>信利 TRULY SEMICONDUCTORS LTD.
 Rev : 1.0

 n INTERFACE PIN CONNECTIONS
 Rev : 1.0

| No    | Symbol          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | NC              | No connection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2     | V <sub>SS</sub> | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3     | V <sub>SS</sub> | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 4     | NC              | No connection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5     | V <sub>DD</sub> | 1.65 - 3.5V Power supply for logic and input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 6     | IM1             | MPU interface mode select pads.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7     | IM2             | MPU interface mode select pads.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 8     | CSB             | This pad is the chip select input. When $CSB = "L"$ , then the chip select becomes active, and data/command I/O is enabled.                                                                                                                                                                                                                                                                                                                                                                                       |
| 9     | RESB            | This is a reset signal input pad. When RESB is set to "L", the settings are initialized. The reset operation is performed by the RES signal level.                                                                                                                                                                                                                                                                                                                                                                |
| 10    | A0              | This is the Data/Command control pad that determines whether the data bits are data or a command.<br>A0 = "H": the inputs at D0 to D7 are treated as display data.<br>A0 = "L": the inputs at D0 to D7 are transferred to the command registers. In I2C interface, this pad serves as SA0 to distinguish the different address of OLED driver.                                                                                                                                                                    |
| 11    | WRB             | This is a MPU interface input pad.<br>When connected to an 8080 MPU, this is active LOW. This pad<br>connects to the 8080 MPU WR signal. The signals on the data bus are<br>latched at the rising edge of the WR signal.<br>When connected to a 6800 Series MPU: This is the read/write control<br>signal input terminal.<br>When R/W = "H": Read.<br>When R/W = "L": Write.                                                                                                                                      |
| 12    | RDB             | This is a MPU interface input pad.<br>When connected to an 8080 series MPU, it is active LOW. This pad is<br>connected to the RDB signal of the 8080 series MPU, and the data bus<br>is in an output status when this signal is "L".<br>When connected to a 6800 series MPU, this is active HIGH. This is<br>used as an enable clock input of the 6800 series MPU.                                                                                                                                                |
| 13~20 | D0~D7           | This is an 8-bit bi-directional data bus that connects to an 8-bit or 16-<br>bit standard MPU data bus. When the serial interface is selected, then<br>D0 serves as the serial clock input pad (SCL) and D1 serves as the<br>serial data input pad (SI). At this time, D2 to D7 are set to high<br>impedance.<br>When the I2C interface is selected, then D0 serves as the serial clock<br>input pad (SCL) and D1 serves as the serial data input pad (SDA). At<br>this time, D2 to D7 are set to high impedance. |

| 1 | TRUL | Y®信利              | <b>TRULY SEMICONDUCTORS LTD.</b>                                                                 | <b>Rev : 1.0</b> | Aug.02, 2013 |
|---|------|-------------------|--------------------------------------------------------------------------------------------------|------------------|--------------|
|   | 21   | IREF              | This is a segment current reference pad connected between this pad and VSS. Set the              |                  |              |
|   | 22   | V <sub>COMH</sub> | This is a pad for the voltage output high level<br>capacitor should be connected between this pa |                  | n signals. A |
|   | 23   | V <sub>PP</sub>   | This is the most positive voltage supply pad supplied externally.                                | of the chip.     | It should be |
|   | 24   | NC                | No connection                                                                                    |                  |              |

These are the MPU interface mode select pads.

|     | 8080 | I <sup>2</sup> C | 6800 | 4-wire SPI |
|-----|------|------------------|------|------------|
| IM0 | 0    | 0                | 0    | 0          |
| IM1 | 1    | 1                | 0    | 0          |
| IM2 | 1    | 0                | 1    | 0          |

Note: 0 is connected to VSS 1 is connected to VDD

### v:1.0 Aug.02, 2013

# n COMMAND TABLE

| Command                               |    |    |    |               |    | Code |    |      |                         |    |                                                               | Function                                                                                                       |
|---------------------------------------|----|----|----|---------------|----|------|----|------|-------------------------|----|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| Command                               | A0 | RD | WR | D7            | D6 | D5   | D4 | D3   | D2                      | D1 | D0                                                            | Tunction                                                                                                       |
| 1. Set Column Address<br>4 lower bits | 0  | 1  | 0  | 0             | 0  | 0    | 0  | Lowe | ower column address     |    | dress                                                         | Sets 4 lower bits of column<br>address of display RAM in<br>register. (POR = 00H)                              |
| 2.Set Column Address<br>4 higher bits | 0  | 1  | 0  | 0             | 0  | 0    | 1  | 0    | 0 Higher column address |    |                                                               | Sets 4 higher bits of column<br>address of display RAM in<br>register. (POR = 10H)                             |
| 3.Set memory<br>addressing mode       | 0  | 1  | 0  | 0             | 0  | 1    | 0  | 0    | 0                       | 0  | D                                                             | D = 1, Vertical Addressing<br>Mode<br>D = 0, Page Addressing<br>Mode (POR=20H)                                 |
| 4. The Contrast<br>Control Mode Set   | 0  | 1  | 0  | 1             | 0  | 0    | 0  | 0    | 0                       | 0  | 1                                                             | This command is to set Contrast<br>Setting of the display.                                                     |
| Contrast Data<br>Register Set         | 0  | 1  | 0  | Contrast Data |    |      |    |      |                         |    | The chip has 256 contrast steps<br>from 00 to FF. (POR = 80H) |                                                                                                                |
| 5. Set Segment<br>Re-map (ADC)        | 0  | 1  | 0  | 1             | 0  | 1    | 0  | 0    | 0                       | 0  | ADC                                                           | The down (0) or up (1)<br>rotation. (POR = A0H)                                                                |
| 6. Set Entire Display<br>OFF/ON       | 0  | 1  | 0  | 1             | 0  | 1    | 0  | 0    | 1                       | 0  | D                                                             | Selects normal display (0) or<br>Entire Display ON (1). (POR<br>= A4H)                                         |
| 7. Set Normal/<br>Reverse Display     | 0  | 1  | 0  | 1             | 0  | 1    | 0  | 0    | 1                       | 1  | D                                                             | Normal indication (0) when<br>low, but reverse indication (1)<br>when high. (POR = A6H)                        |
| 8. DC-DC Control                      | 0  | 1  | 0  | 1             | 0  | 1    | 0  | 1    | 1                       | 0  | 1                                                             | This command is to control                                                                                     |
| Mode Set<br>DC-DC Setting<br>Mode Set | 0  | 1  | 0  | 1             | 0  | 0    | 0  | F2   | F1                      | F0 | D                                                             | the DC-DC voltage DC-DC<br>will be turned on when display<br>on converter (1) or DC-DC<br>OFF (0). (POR = 81H) |

# **TRULY**<sup>®</sup>信利 TRULY SEMICONDUCTORS LTD. Command Table (Continued)

### **Rev : 1.0** Aug.02, 2013

| Command                                                             |    |    |    |                                     |                       | Code             |    |    |                                                                                                |    |    | Function                                                                                       |
|---------------------------------------------------------------------|----|----|----|-------------------------------------|-----------------------|------------------|----|----|------------------------------------------------------------------------------------------------|----|----|------------------------------------------------------------------------------------------------|
| Command                                                             | A0 | RD | WR | D7                                  | D6                    | D5               | D4 | D3 | D2                                                                                             | D1 | D0 | Function                                                                                       |
| 9. Display OFF/ON                                                   | 0  | 1  | 0  | 1                                   | 0                     | 1                | 0  | 1  | 1                                                                                              | 1  | D  | Turns on OLED panel (1) or<br>turns off (0). (POR = AEH)                                       |
| 10. Set Page Address                                                | 0  | 1  | 0  | 1                                   | 0                     | 1 1 Page Address |    |    | Specifies page address to<br>load display RAM data to<br>page address register. (POR<br>= B0H) |    |    |                                                                                                |
| 11 Set Common<br>Output Scan<br>Direction                           | 0  | 1  | 0  | 1                                   | 1                     | 0                | 0  | D  | *                                                                                              | *  | *  | Scan from COM0 to COM [N<br>- 1] (0) or Scan from COM [N<br>-1] to COM0 (1). (POR = C0H)       |
| 12. Set Display Divide<br>Ratio/Oscillator<br>Frequency Mode<br>Set | 0  | 1  | 0  | 1                                   | 1                     | 0                | 1  | 0  | 1                                                                                              | 0  | 1  | This command is used to set<br>the frequency of the internal<br>display clocks.<br>(POR = 50H) |
| Divide Ratio/Oscillator<br>Frequency Data Set                       |    |    |    |                                     |                       |                  |    |    |                                                                                                |    |    |                                                                                                |
| 13. Dis-charge /<br>Pre-charge Period<br>Mode Set                   | 0  | 1  | 0  | 1                                   | 1                     | 0                | 1  | 1  | 0                                                                                              | 0  | 1  | This command is used to set<br>the duration of the<br>dis-charge and pre-charge                |
| Dis-charge<br>/Pre-charge Period<br>Data Set                        | 0  | 1  | 0  | Dis-charge Period Pre-charge Period |                       |                  |    |    | period. (POR = 22H)                                                                            |    |    |                                                                                                |
| 14. VCOM Deselect                                                   | 0  | 1  | 0  | 1                                   | 1                     | 0                | 1  | 1  | 0                                                                                              | 1  | 1  | This command is to set the                                                                     |
| Level Mode Set<br>VCOM Deselect<br>Level Data Set                   | 0  | 1  | 0  |                                     | $VCOM = (B_1 X VREE)$ |                  |    |    | common pad output voltage<br>level at deselect stage.<br>(POR = 35H)                           |    |    |                                                                                                |
| 17. Read-Modify-Write                                               | 0  | 1  | 0  | 1                                   | 1                     | 1                | 0  | 0  | 0                                                                                              | 0  | 0  | Read-Modify-Write start.                                                                       |
| 18. End                                                             | 0  | 1  | 0  | 1                                   | 1                     | 1                | 0  | 1  | 1                                                                                              | 1  | 0  | Read-Modify-Write end.                                                                         |
| 19. NOP                                                             | 0  | 1  | 0  | 1                                   | 1                     | 1                | 0  | 0  | 0                                                                                              | 1  | 1  | Non-Operation Command                                                                          |
| 20 Write Display Data                                               | 1  | 1  | 0  |                                     | Write RAM data        |                  |    |    |                                                                                                |    |    |                                                                                                |
| 21 Read ID                                                          | 0  | 0  | 1  | BUSY                                | BUSY ON/<br>OFF ID    |                  |    |    |                                                                                                |    |    |                                                                                                |
| 22. Read Display Data                                               | 1  | 0  | 1  |                                     | Read RAM data         |                  |    |    |                                                                                                |    |    |                                                                                                |

Note: Do not use any other command, or the system malfunction may result.

### **n** INTIALIZATION CODE

void Initial\_1107()
{

WMLCDCOM(0xAE);//Display OFF

WMLCDCOM(0x0F);//Set Column Address 4 lower bits WMLCDCOM(0x17);//Set Column Address 4 higher bits

WMLCDCOM(0xA0);//Set Segment Re-map

WMLCDCOM(0xD9);//Set Dis-charge/Pre-charge Period WMLCDCOM(0x89);

WMLCDCOM(0xD5);//Set Display Clock Divide Ratio/Oscillator Frequency WMLCDCOM(0xB0);

WMLCDCOM(0x20);//Set Page Addressing Mode

WMLCDCOM(0xDB);//Set VCOM WMLCDCOM(0x35);

WMLCDCOM(0x81);//Set Contrast WMLCDCOM(CONTRAST);

WMLCDCOM(0xC0);//Set Common Output Scan Direction

WMLCDCOM(0xA4);//Set Entire Display OFF

WMLCDCOM(0xA6);//Set Normal/Reverse Display

WMLCDCOM(0xAD);//Set DC-DC OFF WMLCDCOM(0x80); Clear(); WMLCDCOM(0xAF); }

# TRULY®信利 TRULY SEMICONDUCTORS LTD.

### n SCHEMATIC EXAMPLE **\$8080** Parallel Interface Application Circuit:



### Note:

C1 ~ C3: 4.7 $\mu$ F. R1: about 750 K $\Omega$ , R1 = (Voltage at I<sub>REF</sub> - V<sub>SS</sub>)/I<sub>REF</sub>

**◆**4-wire SPI Serial Interface Application Circuit:



### Note:

 $\begin{array}{l} C1 \sim C3{:}4.7 \mu F \\ R1{:} \ Recommend \ 750 \, K \, \Omega \end{array}$ 

# ◆I<sup>2</sup>C Interface Application Circuit:



### Note:

 $C1 \sim C3:4.7 \mu F$ 

R1: Recommend 750 K $\Omega$ 

The least significant bit of the slave address is set by connecting the input SA0 to either logic 0(VSS) or 1(VDD)

The positive supply of pull-up resistor must equal to the value of VDD.

Recommend the value of resistor Rp equal to  $1.5 \text{ K}\Omega$ 

### n RELIABILITY TESTS

|                                         | Item                                                                 | Condition                                                                                                                                                                                                                                                     | Criterion                                                                                                              |  |  |  |
|-----------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|
| High Te                                 | emperature Storage<br>(HTS)                                          | 80±2°C, 200 hours                                                                                                                                                                                                                                             | <ol> <li>After testing, the<br/>function test is ok.</li> <li>After testing, no<br/>addition to the defect.</li> </ol> |  |  |  |
| High Ter                                | mperature Operating (HTO)                                            | $70\pm2^{\circ}C$ , 96 hours                                                                                                                                                                                                                                  | <ol> <li>After testing, the change of luminance should be within +/- 50% of initial value.</li> </ol>                  |  |  |  |
| Low Te                                  | emperature Storage<br>(LTS)                                          | -30±2°C, 200 hours                                                                                                                                                                                                                                            | 4. After testing, the change for the mono and area color must be within (+/-0.02, +/-                                  |  |  |  |
| Low Ter                                 | nperature Operating (LTO)                                            | -20±2°C, 96 hours                                                                                                                                                                                                                                             | 0.02) and for the full<br>color it must be within<br>(+/-0.04, +/-0.04) of<br>initial value based on                   |  |  |  |
| High Tempe                              | erature / High Humidity<br>Storage<br>(HTHHS)                        | Storage 50±3°C, 90%±3%RH, 120<br>hours                                                                                                                                                                                                                        |                                                                                                                        |  |  |  |
| Thermal S                               | hock (Non-operation)<br>(TS)                                         | -20±2°C ~ 25°C ~ 70±2°C<br>(30min) (5min) (30min)<br>10cycles                                                                                                                                                                                                 | consumption should be<br>within +/- 50% of<br>initial value.                                                           |  |  |  |
| Vibration<br>(Packing)                  | 10~55~10Hz,amplitu<br>de 1.5mm, 1 hour for<br>each direction x, y, z | 1. One box for each test.                                                                                                                                                                                                                                     | e and the electrical defects.                                                                                          |  |  |  |
| Drop<br>(Packing)                       | Height : 1 m, each<br>time for 6 sides, 3<br>edges, 1 angle          | 2. No addition to the cosmetic                                                                                                                                                                                                                                |                                                                                                                        |  |  |  |
| ESD<br>(finished<br>product<br>housing) | ±4kV (R: 330Ω C:<br>150pF , 10times, air<br>discharge)               | <ol> <li>After testing, cosmetic and electrical defects should not<br/>happen.</li> <li>In case of malfunction or defect caused by ESD<br/>damage, it would be judged as a good part if it would be<br/>recovered to normal state after resetting.</li> </ol> |                                                                                                                        |  |  |  |

Note: 1) For each reliability test, the sample quantity is 3, and only for one test item.

- 2) The HTHHS test is requested the Pure Water(Resistance>10M $\Omega$ ).
- 3) The test should be done after 2 hours of recovery time in normal environment.

# TRULY<sup>®</sup>信利 TRULY SEMICONDUCTORS LTD. Rev : 1.0 Aug.02, 2013

# n OUTGOING QUALITY CONTROL SPECIFICATION

## ◆Standard

According to GB/T2828.1-2003/ISO 2859-1: 1999 and ANSI/ASQC Z1.4-1993, General Inspection Level II.

### Definition

- 1 Major defect: The defect that greatly affect the usability of product.
- 2 Minor defect: The other defects, such as cosmetic defects, etc.
- 3 Definition of inspection zone:



Zone A: Active Area

Zone B: Viewing Area except Zone A

Zone C: Outside Viewing Area

Note: As a general rule, visual defects in Zone C are permissible, when it is no trouble of quality and assembly to customer's product.

# ♦Inspection Methods

1 The general inspection: under 20W x 2 or 40W fluorescent light, about 30cm viewing distance, within 45° viewing angle, under 25±5℃.



2 The luminance and color coordinate inspection: By PR705 or BM-7 or the equal equipments, in the dark room, under  $25\pm5$  °C.

# ♦Inspection Criteria

1 Major defect: AQL= 0.65

| Item              | Criterion                                                |  |  |  |  |  |
|-------------------|----------------------------------------------------------|--|--|--|--|--|
|                   | 1. No display or abnormal display is not accepted        |  |  |  |  |  |
| Function Defect   | 2. Open or short is not accepted.                        |  |  |  |  |  |
|                   | 3. Power consumption exceeding the spec is not accepted. |  |  |  |  |  |
| Outline Dimension | Outline dimension exceeding the spec is not accepted.    |  |  |  |  |  |
| Glass Crack       | Glass crack tends to enlarge is not accepted.            |  |  |  |  |  |

 TRULY®信利
 TRULY SEMICONDUCTORS LTD.
 Rev : 1.0
 Aug.02, 2013

 2 Minor Defect: AOI = 1.5

| Minor Defect:   | AQL= 1.5                                                                                                                |                                                                  |                 |         |  |  |  |  |  |  |
|-----------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----------------|---------|--|--|--|--|--|--|
| Item            |                                                                                                                         | Criterion                                                        |                 |         |  |  |  |  |  |  |
|                 | Size                                                                                                                    | (mm)                                                             | Accepted Q      | ty      |  |  |  |  |  |  |
| Spot<br>Defect  |                                                                                                                         |                                                                  | Area A + Area B | Area C  |  |  |  |  |  |  |
| (dimming        |                                                                                                                         | $\Phi \leq 0.07$                                                 | Ignored         |         |  |  |  |  |  |  |
| and             | <b>Y</b>                                                                                                                | $0.07 < \Phi \le 0.10$                                           | 3               |         |  |  |  |  |  |  |
| lighting        | X                                                                                                                       | 0.10<Φ≦0.15                                                      | 1               | Ignored |  |  |  |  |  |  |
| spot)           | F <b></b> FT                                                                                                            | 0.15<Φ                                                           | 0               |         |  |  |  |  |  |  |
|                 | Note : $\Phi = (x + y) / 2$                                                                                             |                                                                  |                 |         |  |  |  |  |  |  |
| Line            | L (Length): mm                                                                                                          | W (Width): mm                                                    | Area A + Area B | Area C  |  |  |  |  |  |  |
| Defect          | /                                                                                                                       | W≦0.02                                                           | Ignored         |         |  |  |  |  |  |  |
| (dimming<br>and | L≦3.0                                                                                                                   | $0.02 \le W \le 0.03$                                            | 2               |         |  |  |  |  |  |  |
| lighting        | L≦2.0                                                                                                                   | $0.03 \le W \le 0.05$                                            | 1               | Ignored |  |  |  |  |  |  |
| line)           | /                                                                                                                       | 0.05 <w< td=""><td>As spot defect</td><td colspan="3"></td></w<> | As spot defect  |         |  |  |  |  |  |  |
|                 | he total of spot defect<br>ween two lines defect<br>Stain which can be v                                                |                                                                  |                 |         |  |  |  |  |  |  |
| Stain           | cleaning is accepted, otherwise, according to the Spot Defect and the Line Defect.                                      |                                                                  |                 |         |  |  |  |  |  |  |
|                 | 1. If scratch can be seen during operation, according to the criterions of the Spot Defect and the Line Defect.         |                                                                  |                 |         |  |  |  |  |  |  |
|                 | <ul><li>2. If scratch can be seen only under non-operation or some special angle, the criterion is as below :</li></ul> |                                                                  |                 |         |  |  |  |  |  |  |
| Polarizer       | L (Length): mm                                                                                                          | W (Width): mm                                                    | Area A + Area B | Area C  |  |  |  |  |  |  |
| Scratch         | /                                                                                                                       | $W \leq 0.02$                                                    | Ignore          |         |  |  |  |  |  |  |
|                 | $3.0 < L \le 5.0$                                                                                                       | $0.02 \le W \le 0.04$                                            | 2               |         |  |  |  |  |  |  |
|                 | L≦3.0                                                                                                                   | $0.04 \le W \le 0.06$                                            | 1               | Ignore  |  |  |  |  |  |  |
|                 | /                                                                                                                       | 0.06 <w< td=""><td>0</td><td colspan="2">1</td></w<>             | 0               | 1       |  |  |  |  |  |  |
|                 | Si                                                                                                                      | ze                                                               | Area A + Area B | Area C  |  |  |  |  |  |  |
| Polarizer       |                                                                                                                         | $\Phi \leq 0.20$                                                 | Ignored         |         |  |  |  |  |  |  |
| Air Bubble      | Y                                                                                                                       | $0.20 < \Phi \le 0.30$                                           | 2               |         |  |  |  |  |  |  |
|                 | X                                                                                                                       | $0.30 < \Phi \le 0.50$                                           | 1               | Ignored |  |  |  |  |  |  |
|                 |                                                                                                                         | 0.50<Φ                                                           | 0               |         |  |  |  |  |  |  |



# n CAUTIONS IN USING OLED MODULE

### Precautions For Handling OLED Module:

1. OLED module consists of glass and polarizer. Pay attention to the following items when handling:

- i. Avoid drop from high, avoid excessive impact and pressure.
- ii. Do not touch, push or rub the exposed polarizes with anything harder than an HB pencil lead.
- iii. If the surface becomes dirty, breathe on the surface and gently wipe it off with a soft dry cloth. If it is terrible dirty, moisten the soft cloth with Isopropyl alcohol or Ethyl alcohol. Other solvents may damage the polarizer. Especially water, Ketone and Aromatic solvents.
- iv. Wipe off saliva or water drops immediately, contact the polarizer with water over a long period of time may cause deformation.
- v. Please keep the temperature within specified range for use and storage. Polarization degradation, bubble generation or polarizer peeling-off may occur with high temperature and high humidity.
- vi. Condensation on the surface and the terminals due to cold or anything will damage, stain or dirty the polarizer, so make it clean as the way of iii.
- 2. Do not attempt to disassemble or process the OLED Module.
- 3. Make sure the TCP or the FPC of the Module is free of twisting, warping and distortion, do not pull or bend them forcefully, especially the soldering pins. On the other side, the SLIT part of the TCP is made to bend in the necessary case.
- 4. When assembling the module into other equipment, give the glass enough space to avoid excessive pressure on the glass, especially the glass cover which is much more fragile.
- 5. Be sure to keep the air pressure under 120 kPa, otherwise the glass cover is to be cracked.
- 6. Be careful to prevent damage by static electricity:
  - i. Be sure to ground the body when handling the OLED Modules.
  - ii. All machines and tools required for assembling, such as soldering irons, must be properly grounded.
  - iii. Do not assemble and do no other work under dry conditions to reduce the amount of static electricity generated. A relative humidity of 50%-60% is recommended.
  - iv. Peel off the protective film slowly to avoid the amount of static electricity generated.
  - v. Avoid to touch the circuit, the soldering pins and the IC on the Module by the body. vi. Be sure to use anti-static package.
- 7. Contamination on terminals can cause an electrochemical reaction and corrade the terminal circuit, so make it clean anytime.
- 8. All terminals should be open, do not attach any conductor or semiconductor on the terminals.
- 9. When the logic circuit power is off, do not apply the input signals.
- 10. Power on sequence:  $V_{DD} \rightarrow V_{PP}$ , and power off sequence:  $V_{PP} \rightarrow V_{DD}$ .
- 11. Be sure to keep temperature, humidity and voltage within the ranges of the spec, otherwise shorten Module' s life time, even make it damaged.
- 12. Be sure to drive the OLED Module following the Specification and datasheet of IC controller, otherwise something wrong may be seen.

Rev : 1.0 Aug.02, 2013

13. When displaying images, keep them rolling, and avoid one fixed image displaying more than 30 seconds, otherwise the residue image is to be seen. This is the speciality of OLED.

# Precautions For Soldering OLED Module:

- 1. Soldering temperature :  $260^{\circ}C \pm 10^{\circ}C$ .
- 2. Soldering time : 3-4 sec.
- 3. Repeating time : no more than 3 times.
- 4. If soldering flux is used, be sure to remove any remaining flux after finishing soldering operation. (This does not apply in the case of a non-halogen type of flux.) It is recommended to protect the surface with a cover during soldering to prevent any damage due to flux spatters.

# Precautions For Storing OLED Module:

- 1. Be sure to store the OLED Module in the vacuum bag with dessicant.
- 2. If the Module can not be used up in 1 month after the bag being opened, make sure to seal the Module in the vacuum bag with dessicant again.
- 3. Store the Module in a dark place, do not expose to sunlight or fluorescent light.
- 4. The polarizer surface should not touch any other objects. It is recommended to store the Module in the shipping container.
- 5. It is recommended to keep the temperature between  $0^{\circ}C$  and  $30^{\circ}C$ , the relative humidity not over 60%.

# ◆ Limited Warranty

Unless relevant quality agreements signed with customer and law enforcement, for a period of 12 months from date of production, all products (except automotive products) TRULY will replace or repair any of its OLED modules which are found to be functional defect when inspected in accordance with TRULY OLED acceptance standards (copies available upon request). Cosmetic/visual defects must be returned to TRULY within 90 days of shipment. Confirmation of such date should be based on freight documents. The warranty liability of TRULY is limited to repair and/or replacement on the terms above. TRULY will not be responsible for any subsequent or consequential events.

# **♦**Return OLED Module Under Warranty:

- 1. No warranty in the case that the precautions are disregarded.
- 2. Module repairs will be invoiced to the customer upon mutual agreement. Modules must be returned with sufficient description of the failures or defects.

# **PRIOR CONSULT MATTER**

- 1. For TRULY standard products, we keep the right to change material ,process ... for improving the product property without any notice on our customer.
- 2. If you have special requirement about reliability condition, please let us know before you start the test on our samples.