

#### **Features**

- ESD/Surge Protection for 1 Line with Unidirectional.
- Provide ESD protection for each line to IEC 61000-4-2 (ESD) ±30kV (air / contact)
  IEC 61000-4-5 (Lightning) 16A (8/20μs)
- For operating voltage of 24V and below
- 1.6mm x 1.0mm DFN package saves board space
- Protect one I/O line or one power line
- Fast turn-on and Low clamping voltage
- Solid-state silicon-avalanche and active circuit triggering technology
- Green Part
- AEC-Q101 qualified

## **Applications**

- Automotive
- Power Supply Protection
- Small Panel Modules
- Cellular Handsets and Accessories
- Portable Devices
- Touch Panels
- Notebooks and Handhelds
- Peripherals

## **Description**

AZ9724-01F is a design which includes a unidirectional surge rated clamping cell to protect one power line, or one control line, or one low speed data line in an electronic systems. The AZ9724-01F has been specifically designed to protect sensitive components which are connected to power and control lines from over-voltage damage and latch-up caused by Electrostatic Discharging (ESD), Lightning, and Cable Discharge Event (CDE).

AZ9724-01F is a unique design which includes proprietary clamping cell in a single package. During transient conditions, the proprietary clamping cell prevents over-voltage on the power line or control/data lines, protecting any downstream components.

AZ9724-01F may be used to meet the ESD immunity requirements of IEC 61000-4-2, Level 4 (±15kV air, ±8kV contact discharge).

# Circuit Diagram / Pin Configuration



## **SPECIFICATIONS**

| ABSOLUTE MAXIMUM RATINGS                       |                  |               |       |  |
|------------------------------------------------|------------------|---------------|-------|--|
| PARAMETER                                      | SYMBOL           | RATING        | UNITS |  |
| Peak Pulse Current (tp =8/20μs)                | I <sub>PP</sub>  | 16            | Α     |  |
| Operating Supply Voltage (pin-1 to pin-2)      | $V_{DC}$         | 26.4          | V     |  |
| pin-1 to pin-2 ESD per IEC 61000-4-2 (Air)     | $V_{ESD-1}$      | ±30           | kV    |  |
| pin-1 to pin-2 ESD per IEC 61000-4-2 (Contact) | $V_{ESD-2}$      | ±30           | kV    |  |
| Lead Soldering Temperature                     | T <sub>SOL</sub> | 260 (10 sec.) | °C    |  |
| Operating Temperature                          | T <sub>OP</sub>  | -55 to +125   | °C    |  |
| Storage Temperature                            | T <sub>STO</sub> | -55 to +150   | °C    |  |

| ELECTRICAL CHARACTERISTICS |                       |                                                             |      |      |      |       |
|----------------------------|-----------------------|-------------------------------------------------------------|------|------|------|-------|
| PARAMETER                  | SYMBOL                | CONDITIONS                                                  | MINI | TYP  | MAX  | UNITS |
| Reverse Stand-Off          | \/                    |                                                             |      |      | 24   | V     |
| Voltage                    | $V_{RWM}$             | pin-1 to pin-2, T=25 °C                                     |      |      | 24   | V     |
| Reverse Leakage            |                       | V <sub>RWM</sub> = 24V, T=25 °C, pin-1 to                   |      |      | 0.1  | ^     |
| Current                    | l <sub>Leak</sub>     | pin-2                                                       |      |      | 0.1  | μΑ    |
| Reverse Breakdown          | $V_{BV}$              | I <sub>BV</sub> = 1mA, T=25 °C, pin-1 to                    | 26.7 |      | 31.5 | V     |
| Voltage                    | <b>V</b> BV           | pin-2                                                       | 20.7 |      | 31.5 | V     |
| Forward Voltage            | $V_{F}$               | $I_F = 15\text{mA}, T=25^{\circ}\text{C}, \text{ pin-2 to}$ | 0.5  |      | 1.2  | V     |
|                            | - 1                   | pin-1                                                       |      |      |      | _     |
|                            | V <sub>CL-surge</sub> | $I_{PP}$ =5A, tp=8/20 $\mu$ s, T=25 °C,                     |      | 30   |      | V     |
| Surge Clamping             |                       | pin-1 to pin-2                                              |      |      |      |       |
| Voltage                    | • CL-surge            | I <sub>PP</sub> =16A, tp=8/20μs, T=25 °C,                   |      | 35   |      | V     |
|                            |                       | pin-1 to pin-2                                              |      | 00   |      | v     |
|                            |                       | IEC 61000-4-2 +8kV (I <sub>TLP</sub> =                      |      |      |      |       |
| ESD Clamping               | $V_{clamp}$           | 16A), T=25 °C, Contact mode,                                |      | 31   |      | V     |
| Voltage (Note 1)           | Jamp                  | pin-1 to pin-2                                              |      |      |      |       |
| ESD Dynamic                |                       | IEC 61000-4-2 0~+8kV,                                       |      |      |      |       |
| Turn-on Resistance         | R <sub>dynamic</sub>  | T=25 °C, Contact mode,                                      |      | 0.06 |      | Ω     |
| Turri-on Resistance        |                       | pin-1 to pin-2                                              |      |      |      |       |
| Channel Input              | C <sub>IN</sub>       | $V_R$ = 0V, f = 1MHz, T=25 °C,                              |      | 210  | 250  | pF    |
| Capacitance                | OIN                   | pin-1 to pin-2                                              |      | 210  | 200  | Pi    |

Note 1: ESD Clamping Voltage was measured by Transmission Line Pulsing (TLP) System.

TLP conditions:  $Z_0$ = 50 $\Omega$ ,  $t_p$ = 100ns,  $t_r$ = 1ns.

## **Typical Characteristics**











## **Applications Information**

The AZ9724-01F is designed to protect one line against System ESD/Lightning pulses by clamping them to an acceptable reference.

The usage of the AZ9724-01F is shown in Fig. 1. Protected lines, such as data lines, control lines, or power lines, are connected at pin 1. The pin 2 should be connected directly to a ground plane on the board. All path lengths connected to the pins of AZ9724-01F should be kept as short as possible to minimize parasitic inductance in the board traces.

In order to obtain enough suppression of ESD induced transient, good circuit board is critical. Thus, the following guidelines are recommended:

- Minimize the path length between the protected lines and the AZ9724-01F.
- Place the AZ9724-01F near the input terminals or connectors to restrict transient coupling.
- The ESD current return path to ground should be kept as short as possible.
- Use ground planes whenever possible.
- NEVER route critical signals near board edges and near the lines which the ESD transient easily injects to.



Fig. 1

Fig. 2 shows another simplified example of using AZ9724-01F to protect the control lines, low

speed data lines, and power lines from ESD transient stress.



Fig. 2



## **Mechanical Details**

## DFN1610P2E PACKAGE DIAGRAMS



**Top View** 



A F Side View

## PACKAGE DIMENSIONS

| SYMBOL    | Millimeter |      |      |  |
|-----------|------------|------|------|--|
|           | Min.       | Тур. | Max. |  |
| D         | 0.95       | 1.00 | 1.05 |  |
| Е         | 1.55       | 1.60 | 1.65 |  |
| С         | 0.75       | 0.80 | 0.85 |  |
| Α         | 0.45       | 0.50 | 0.55 |  |
| <b>A1</b> | -          | 0.02 | 0.05 |  |
| e1        | 1.10BSC    |      |      |  |
| F         | 0.10       | 0.15 | 0.20 |  |
| Н         | 0.15       | 0.20 | 0.25 |  |
| L         | 0.35       | 0.40 | 0.45 |  |

## **LAND LAYOUT**



#### Notes:

This LAND LAYOUT is for reference purposes only. Please consult your manufacturing partners to ensure your company's PCB design guidelines are met.



## **MARKING CODE**



**Top View** 

FV = Device Code X = Date Code

| Part Number                    | Marking Code |
|--------------------------------|--------------|
| AZ9724-01F.R7G<br>(Green Part) | FVX          |

Note. Green means Pb-free, RoHS, and Halogen free compliant.

# **Ordering Information**

| PN#            | Material | Type | Reel size | MOQ        | MOQ/internal box      | MOQ/carton              |
|----------------|----------|------|-----------|------------|-----------------------|-------------------------|
| AZ9724-01F.R7G | Green    | T/R  | 7 inch    | 3,000/reel | 4  reels = 12,000/box | 6 boxes = 72,000/carton |

## **Revision History**

| Revision            | Modification Description |
|---------------------|--------------------------|
| Revision 2017/03/17 | Formal Release.          |
|                     |                          |
|                     |                          |
|                     |                          |
|                     |                          |
|                     |                          |
|                     |                          |