

# **Parallel Input 8-channel Sink Driver**

# **■FEATURES**

- •8-channel Parallel Input Parallel Output
- Inverter Input
- Supply Voltage V<sub>DD</sub>=3.0 to 5.5V
- Output Voltage
  - V<sub>DS</sub>=up to 40V (45V Rating)
- Output Current 300mA(Peak) / ch.
- Built-in Noise Filter (CLRb Pin)
- Protection Circuit OCP, TSD
- Output Slew Rate Control
- •FLT Output
- Topr=-40 to 125°C •Operating Temperature Package Outline HTSSOP24-P1

■GENERAL DESCRIPTION

The NJW4828-B is 8-channel sink driver with 300mA output.

The input block is inverter type, and the output block is always driven with inverted logic according to the input signal.

The CLRb input has built-in filter for noise immunity. Supply voltage and input voltage correspond to 5V logic, maximum rating of output voltage is 45V.

The protection circuits have over current protection (OCP) and thermal shutdown (TSD).

Moreover, because it has built-in output slew rate adjustment function, it can be applied as EMI countermeasure.

# ■APPLICATION

LED, Relay, solenoid and unipolar stepping motor applications for industrial equipment and white goods

# **TYPICAL APPLICATION**



New Japan Radio Co., Ltd.



# BLOCK DIAGRAM



# **■PIN CONFIGURATION**

|                     |                  |                    | PIN NO. | SYMBOL  | I/O | DESCRIPTION                                 |
|---------------------|------------------|--------------------|---------|---------|-----|---------------------------------------------|
|                     |                  |                    | 1       | NC      | -   | Not Internally Connected                    |
|                     |                  |                    | 2       | D1      | I   |                                             |
|                     |                  |                    | 3       | D2      | I   |                                             |
|                     |                  |                    | 4       | D3      | I   |                                             |
|                     |                  | -                  | 5       | D4      | I   |                                             |
| NC 1                | 0                | 24 FLT             | 6       | D5      | I   | Parallel Data Input Pin                     |
| D1 2                |                  | 23 VDD             | 7       | D6      | I   |                                             |
| D2 <u>3</u><br>D3 4 |                  | 22 P1<br>21 P2     | 8       | D7      | I   |                                             |
| D4 5                |                  | 20 P3              | 9       | D8      | I   |                                             |
| D5 6                |                  | <u>19</u> P4       | 10      | CLRb    | I   | Clear Signal Input Pin                      |
| D6 7<br>D7 8        |                  | 18 P5<br>17 P6     | 11      | SR      | -   | Output Slew Rate Setting Pin                |
| D8 9                |                  | 16 P7<br>15 P8     | 12      | NC      | -   | Not Internally Connected                    |
| CLRb 10             | i                |                    | 13      | AGND    | -   | Control Block Ground Pin                    |
| SR 11<br>NC 12      | /<br>Exposed PAD | 14 PGND<br>13 AGND | 14      | PGND    | -   | Output Block Ground Pin                     |
|                     |                  | 13 AGIND           | 15      | P8      | 0   |                                             |
|                     |                  |                    | 16      | P7      | 0   |                                             |
|                     |                  |                    | 17      | P6      | 0   |                                             |
|                     |                  |                    | 18      | P5      | 0   | Parallel Output Pin                         |
|                     |                  |                    | 19      | P4      | 0   |                                             |
|                     |                  |                    | 20      | P3      | 0   |                                             |
|                     |                  |                    | 21      | P2      | 0   |                                             |
|                     |                  |                    | 22      | P1      | 0   |                                             |
|                     |                  |                    | 23      | VDD     | -   | Power Supply Pin                            |
|                     |                  |                    | 24      | FLT     | 0   | Error Signal Output Pin                     |
|                     |                  |                    |         | Exposed |     | Back Side Thermal PAD                       |
|                     |                  |                    | -       | PAD     | -   | It must be set to open or connected to AGND |

New Japan Radio Co., Ltd.

# Ver.1.0



# ■PRODUCT NAME INFORMATION



# **■ORDERING INFORMATION**

| PRODUCT NAME      | PACKAGE<br>OUTLINE | RoHS | HALOGEN-<br>FREE | TERMINAL<br>FINISH | MARKING | WEIGHT<br>(mg) | MOQ(pcs) |
|-------------------|--------------------|------|------------------|--------------------|---------|----------------|----------|
| NJW4828VP1-B(TE1) | HTSSOP24-P1        | yes  | yes              | Ni/Pd/Au           | 4828B   | 83             | 2500     |

# ■ABSOLUTE MAXIMUM RATINGS

| PARAMETER                                  | SYMBOL          | RATINGS                                                        | UNIT | NOTE               |
|--------------------------------------------|-----------------|----------------------------------------------------------------|------|--------------------|
| Supply Voltage                             | V <sub>DD</sub> | -0.3 to +7                                                     | V    | VDD Pin            |
| Output Pin Voltage 1                       | V <sub>DS</sub> | -0.3 to +45                                                    | V    | P1 to P8 Pin       |
| Output Pin Voltage 2                       | Vo              | -0.3 to $V_{DD}$                                               | V    | FLT Pin            |
| Input Pin Voltage                          | V <sub>IN</sub> | -0.3 to $V_{DD}$                                               | V    | D1 to D8, CLRb Pin |
| Output Current                             | I <sub>DS</sub> | 300                                                            | mA   | P1 to P8 Pin       |
| Power Dissipation (Ta=25°C)<br>HTSSOP24-P1 | P <sub>D</sub>  | 1.2 <sup>(1)</sup><br>1.6 <sup>(2)</sup><br>3.2 <sup>(3)</sup> | W    |                    |
| Junction Temperature Range                 | Tj              | -40 to +150                                                    | °C   |                    |
| Operating Temperature Range                | Topr            | -40 to +125                                                    | °C   |                    |
| Storage Temperature Range                  | Tstg            | -50 to +150                                                    | С°   |                    |

(1): Mounted on glass epoxy board. (101.5×114.5×1.6mm: based on EIA/JEDEC standard, 2Layers FR-4, with Exposed Pad)

(2): Mounted on glass epoxy board. (101.5×114.5×1.6mm: based on EIA/JEDEC standard, 4Layers FR-4)

(3): Mounted on glass epoxy board. (101.5×114.5×1.6mm: based on EIA/JEDEC standard, 4Layers FR-4, with Exposed Pad)

(For 4Layers: Applying 99.5×99.5mm inner Cu area and thermal via holes to a board based on JEDEC standard JESD51-5)

# ■RECOMMENDED OPERATING CONDITIONS

| PARAMETER                     | SYMBOL          | RATINGS    | UNIT |
|-------------------------------|-----------------|------------|------|
| Supply Voltage                | V <sub>DD</sub> | 3.0 to 5.5 | V    |
| Output Pin Voltage            | V <sub>DS</sub> | 0 to 40    | V    |
| Output Current <sup>(4)</sup> | I <sub>DS</sub> | 0 to 300   | mA   |

(4): Caution that the total power consumption of P1 to P8 does not exceed the power dissipation of rating.

New Japan Radio Co., Ltd.

| ELECTRICAL CHARACTERIST                   | ICS (DC Pa            | rameter) (Unless otherwise                                          | eter) (Unless otherwise noted, $V_{DD}$ =5V, $R_{SR}$ =500k $\Omega$ , Ta=25°C) |      |                 |      |  |
|-------------------------------------------|-----------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------|------|-----------------|------|--|
| PARAMETER                                 | SYMBOL                | TEST CONDITION                                                      | MIN.                                                                            | TYP. | MAX.            | UNIT |  |
| Quiescent Current 1                       | I <sub>Q1</sub>       | All outputs OFF                                                     | -                                                                               | 1.4  | 2.8             | mA   |  |
| Quiescent Current 2                       | I <sub>Q2</sub>       | All outputs ON                                                      | -                                                                               | 1.6  | 3.2             | mA   |  |
| H level Input Voltage 1                   | V <sub>IH1</sub>      | CLRb, D1 to D8 Pin                                                  | $0.7V_{DD}$                                                                     | -    | V <sub>DD</sub> | V    |  |
| H level Input Voltage 2                   | V <sub>IH2</sub>      | V <sub>DD</sub> =3V, CLRb, D1 to D8 Pin                             | 0.7V <sub>DD</sub>                                                              | -    | V <sub>DD</sub> | V    |  |
| L level Input Voltage 1                   | V <sub>IL1</sub>      | CLRb, D1 to D8 Pin                                                  | 0                                                                               | -    | $0.3V_{DD}$     | V    |  |
| L level Input Voltage 2                   | V <sub>IL2</sub>      | V <sub>DD</sub> =3V, CLRb, D1 to D8 Pin                             | 0                                                                               | -    | $0.3V_{DD}$     | V    |  |
| H level Input Current                     | I <sub>IH</sub>       | V <sub>DD</sub> =5.5V, V <sub>IN</sub> =5.5V,<br>CLRb, D1 to D8 Pin | -                                                                               | -    | 1               | μA   |  |
| L level Input Current                     | IL                    | $V_{DD}$ =5.5V, $V_{IN}$ =0V, CLRb, D1 to D8 Pin                    | -                                                                               | -    | 1               | μA   |  |
| Output ON Resistance 1                    | R <sub>ON1_P</sub>    | $V_{SR}$ =0V, $I_{DS}$ =100mA, P1 to P8 Pin                         | -                                                                               | 0.9  | 2.7             | Ω    |  |
| Output ON Resistance 2                    | R <sub>ON2_P</sub>    | $V_{DD}$ =3V, $V_{SR}$ =0V, $I_{DS}$ =100mA, P1 to P8 Pin           | -                                                                               | 1    | 3               | Ω    |  |
| Maximum Output Current                    | I <sub>DMAX_P</sub>   | V <sub>SR</sub> =0V, P1 to P8 Pin                                   | 300                                                                             | -    | -               | mA   |  |
| Output Leak Current                       | I <sub>LEAK_P</sub>   | V <sub>DS</sub> =40V, P1 to P8 Pin                                  | -                                                                               | -    | 1               | μA   |  |
| Thermal Shutdown Operating<br>Temperature | T <sub>TSD_DET</sub>  |                                                                     | -                                                                               | 170  | -               | °C   |  |
| Thermal Shutdown Recovery<br>Temperature  | T <sub>TSD_REV</sub>  |                                                                     | -                                                                               | 150  | -               | °C   |  |
| FLT Pin "L" Output Voltage                | V <sub>OL_FLT</sub>   | I <sub>FLT</sub> =4mA                                               | -                                                                               | 0.2  | 0.4             | V    |  |
| FLT Pin Leak Current                      | I <sub>LEAK_FLT</sub> | V <sub>DD</sub> =5.5V, V <sub>FLT</sub> =5.5V                       | -                                                                               | -    | 1               | μA   |  |

# ■ELECTRICAL CHARACTERISTICS (Switching Parameter)

| Unless otherwise noted, $V_{DD}$ =5V, $V_{CC}$ =24V, CL=3 | $(0nF(P-PGND) R = 240O(P-V_{aa}) Ta = 25°C)$ |
|-----------------------------------------------------------|----------------------------------------------|
|                                                           | $\frac{1}{2}$                                |

| SYMBOL              | TEST CONDITION                                                                     | MIN.                                                                                                    | TYP.                                                                                                        | MAX.                                                  | UNIT                                                  |
|---------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|
| t <sub>THL</sub>    | R <sub>sR</sub> =500kΩ                                                             | -                                                                                                       | 2.5                                                                                                         | -                                                     | μs                                                    |
| t <sub>TLH</sub>    | R <sub>sR</sub> =500kΩ                                                             | -                                                                                                       | 1.8                                                                                                         | -                                                     | μs                                                    |
| +                   |                                                                                    |                                                                                                         | 0.2                                                                                                         |                                                       |                                                       |
| <sup>L</sup> pdHL_D | V <sub>SR</sub> =0V                                                                | -                                                                                                       | 0.2                                                                                                         | -                                                     | μs                                                    |
| t                   | $V_{} = OV$                                                                        |                                                                                                         | 0.0                                                                                                         |                                                       | us                                                    |
| <sup>u</sup> pdLH_D | V <sub>SR</sub> -OV                                                                | -                                                                                                       | 0.9                                                                                                         | -                                                     | μο                                                    |
| $t_{W\_CLRb}$       |                                                                                    | 5                                                                                                       | -                                                                                                           | -                                                     | μs                                                    |
|                     | t <sub>THL</sub><br>t <sub>TLH</sub><br>t <sub>pdHL_D</sub><br>t <sub>pdLH_D</sub> | $t_{THL}$ $R_{SR}$ =500kΩ $t_{TLH}$ $R_{SR}$ =500kΩ $t_{pdHL_D}$ $V_{SR}$ =0V $t_{pdLH_D}$ $V_{SR}$ =0V | $t_{THL}$ $R_{SR}$ =500kΩ- $t_{TLH}$ $R_{SR}$ =500kΩ- $t_{pdHL_D}$ $V_{SR}$ =0V- $t_{pdLH_D}$ $V_{SR}$ =0V- | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |

# **THERMAL CHARACTERISTICS**

| PARAMETER                                             | SYMBOL | VALUE                                                        | UNIT |
|-------------------------------------------------------|--------|--------------------------------------------------------------|------|
| Junction to ambient<br>thermal resistance             | θја    | 103 <sup>(5)</sup><br>78 <sup>(6)</sup><br>39 <sup>(7)</sup> | °C/W |
| Junction to top of package characterization parameter | ψjt    | 13 <sup>(5)</sup><br>13 <sup>(6)</sup><br>6 <sup>(7)</sup>   | °C/W |

(5): Mounted on glass epoxy board. (101.5×114.5×1.6mm: based on EIA/JEDEC standard, 2Layers FR-4, with Exposed Pad)

(6): Mounted on glass epoxy board. (101.5×114.5×1.6mm: based on EIA/JEDEC standard, 4Layers FR-4)

(7): Mounted on glass epoxy board. (101.5×114.5×1.6mm: based on EIA/JEDEC standard, 4Layers FR-4, with Exposed Pad) (For 4Layers: Applying 99.5×99.5mm inner Cu area and thermal via holes to a board based on JEDEC standard JESD51-5)

New Japan Radio Co., Ltd.



# ■APPLICATION NOTE / GLOSSARY

# Truth Table

| INPUT |           | P OUTPUT                | OPERATION                                |  |
|-------|-----------|-------------------------|------------------------------------------|--|
| CLRb  | D         | (with pull-up resistor) | OF ERATION                               |  |
| L     | Х         | All OFF (H)             | Reset all data of the protection circuit |  |
| Н     | L OFF (H) |                         | -                                        |  |
|       | Н         | ON (L)                  | -                                        |  |

H : High Level X : Don't Care

L : Low Level

•Timing Chart / Timing Definition



• Over Current Protection Circuit (OCP)

Overcurrent detection operates for each P1 - P8 output.

When overcurrent is detected, the corresponding P output is turned OFF and FLT pin becomes L level.

After overcurrent is detected, when data is reset or passage of internal recovery time(10µs typ.), it returns to normal operation. In the condition of the P output is already overcurrent detected and turned off, if another P output is detected continuously, all the recovery timing of the corresponding P outputs will be all taken over.



#### •Thermal Shutdown Circuit (TSD)

When the junction temperature inside the IC exceeds  $T_{TSD\_DET}$ , all P outputs are turned OFF and FLT pin becomes L level. When the internal junction temperature drops to  $T_{TSD\_REV}$  or less, it returns to normal operation state. Input signals other than CLRb are not accepted while the thermal shutdown circuit is operating.

# •FLT Output Function

The FLT Pin becomes L level as an error signal when the OCP or TSD is operated.

During the protection circuit is operating, when the CLRb signal is input, reset all protection circuit status and turn off the FLT pin becomes off state.

When FLT function is used, connect external pull-up resistor.

When FLT function is not used, connect the FLT pin to AGND or open.

New Japan Radio Co., Ltd.



Power ON Reset Function

The power supply pin has built-in power on reset function. When the  $V_{DD}$  voltage below  $V_{DPOR}$  (typ.), all outputs are turned off and all internal states are initialized.

When the V<sub>DD</sub> voltage exceeds V<sub>RPOR</sub> (typ.), it operates normally, but the V<sub>DD</sub> voltage should be used within the recommended operating voltage range (V<sub>DD</sub>=3.0V to 5.5V)



•Output Slew Rate Setting Function (SR Pin)

The SR function can set the rise time and fall time of the gate voltage of the output FETs by connecting a pull-down resistor to the SR pin.

The pull-down resistance can be set from 0  $\Omega$  (connected to AGND) to 1M  $\Omega$ . It should not be open.

When this function is not used, connect the SR pin to AGND.





• Power Dissipation vs. Ambient Temperature





# ∎TYPICAL APPLICATION 1



(\*1): The output pins don't have clamp circuits.

Therefore, when driving inductive loads such as solenoids and relays, connect a diode to the outside and secure path of recirculation current at turn-off.

- (\*2): When SR function is not used, connect the SR pin to AGND and it should not be open.
- (\*3): When FLT function is not used, connect the FLT pin to AGND or open.
- (\*4): It should be wired the board so that there is no potential difference between AGND and PGND.

*New Japan Radio Co., Ltd.* http://www.njr.com/

# ■TYPICAL APPLICATION 2 (Driving unipolar stepping motor)



< About the turn-off circuit >

There are various turn-off circuit methods for the purpose of extracting the speed performance of the motor.

The turn-off time of motor current depends on the clamp voltage of the turn-off circuit.

Therefore, it is necessary to select an appropriate turn-off method according to the motor speed.

However, the larger the clamp voltage of the turn-off circuit, the negative voltage is generated by electromagnetic induction to the other winding.

| Method                 | Diode Turn-off  | Resistor + Diode Turn-off | Zener Diode + Diode Turn-off |
|------------------------|-----------------|---------------------------|------------------------------|
| External parts scale   | Small           | Medium                    | Large                        |
| Motor Speed            | Motor Speed Low |                           | gh                           |
| Negative voltage value | Low             | Middle                    | to High                      |

(\*5): Prevention of Malfunction for Negative Voltage

In unipolar motor drive, when switching the winding current electromagnetically coupled, the output pin may become below the GND potential due to long wiring of the motor, routing of the GND wiring of the mounting board, turn-off circuit type, and so on.

Due to the nature of the monolithically structured IC, when a large negative voltage is applied to the output pin, the inside of the IC may cause unexpected operation, which may cause circuit malfunction (miss step).

Therefore, in order to reliably prevent circuit malfunction due to negative voltage, it is recommended to insert a diode in series at the output pin and take countermeasures.

# Diode Turn-off Circuit



Resistor + Diode Turn-off Circuit



Zener Diode + Diode Turn-off Circuit



New Japan Radio Co., Ltd.



# **TYPICAL CHARACTERISTICS**





# HTSSOP24-P1

### ■PACKAGE DIMENSIONS



New Japan Radio Co., Ltd.



# NJW4828-B

# HTSSOP24-P1

Unit: mm

#### ■ EXAMPLE OF SOLDER PADS DIMENSIONS



#### <Instructions for mounting>

Please note the following points when you mount HTSSOP24-P1 package IC because there is a backside electrode.

(1) Temperature profile of lead and backside electrode.

It is necessary that both re-flow temperature profile of lead and backside electrode are higher than preset temperature. When solder wet temperature is lower than lead/backside electrode temperature, there is possibility of defect mounting.

(2) Design of foot pattern / metal mask

Metal mask thickness of solder pattern print is more than 0.13mm.

(3) Solder paste

The mounting was evaluated with following solder paste, foot pattern and metal mask. Because mounting might be greatly different according to the manufacturer and the product number even if the solder composition is the same. We will strongly recommend to evaluate mounting previously with using foot pattern, metal mask and solder paste.

| Γ | Solder paste composition | Sn3Ag0.5Cu (Senju Metal Industry Co., Ltd: M705-GRN350-32-11) |
|---|--------------------------|---------------------------------------------------------------|
|---|--------------------------|---------------------------------------------------------------|

New Japan Radio Co., Ltd.



# NJW4828-B

# HTSSOP24-P1

Unit: mm

# ■PACKING SPEC

#### TAPING DIMENSIONS



#### **REEL DIMENSIONS**





| SYMBOL | DIMENSION           | REMARKS          |
|--------|---------------------|------------------|
| A      | 7.45±0.2            |                  |
| В      | 8.60±0.1            |                  |
| DO     | 1.5 <sup>+0.1</sup> |                  |
| D1     | 1.5 <sup>+0.1</sup> |                  |
| E      | 1.75±0.1            |                  |
| F      | 7.5±0.1             |                  |
| P0     | 4.0±0.1             |                  |
| P1     | 12.0±0.1            |                  |
| P2     | 2.0±0.1             |                  |
| T      | 0.3±0.05            |                  |
| T2     | 1.85                |                  |
| KO     | 1.45±0.3            |                  |
| W      | 16.0±0.3            |                  |
| W1     | 13.3                | THICKNESS 0.1max |

| SYMBOL | DIMENSION      |
|--------|----------------|
| Α      | $\phi$ 330±2   |
| В      | $\phi$ 100 ± 1 |
| С      | φ 13±0.2       |
| D      | φ 21±0.8       |
| E      | 2±0.5          |
| W      | 17.4±1         |
| W1     | 2              |

#### TAPING STATE



#### PACKING STATE





New Japan Radio Co., Ltd.



# ■RECOMMENDED MOUNTING METHOD

#### INFRARED REFLOW SOLDERING METHOD



\*Recommended reflow soldering procedure

The temperature indicates at the surface of mold package.

New Japan Radio Co., Ltd.



# **REVISION HISTORY**

| Date        | Revision | Changes     |
|-------------|----------|-------------|
| 21.Jun.2018 | Ver.1.0  | New Release |

- New Japan Radio Co.,Ltd. —



# [CAUTION]

- 1. New JRC strives to produce reliable and high quality semiconductors. New JRC's semiconductors are intended for specific applications and require proper maintenance and handling. To enhance the performance and service of New JRC's semiconductors, the devices, machinery or equipment into which they are integrated should undergo preventative maintenance and inspection at regularly scheduled intervals. Failure to properly maintain equipment and machinery incorporating these products can result in catastrophic system failures
- 2. The specifications on this datasheet are only given for information without any guarantee as regards either mistakes or omissions. The application circuits in this datasheet are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights. All other trademarks mentioned herein are property of their respective companies.
- 3. To ensure the highest levels of reliability, New JRC products must always be properly handled. The introduction of external contaminants (e.g. dust, oil or cosmetics) can result in failures of semiconductor products.
- 4. New JRC offers a variety of semiconductor products intended for particular applications. It is important that you select the proper component for your intended application. You may contact New JRC's Sale's Office if you are uncertain about the products listed in this catalog.
- 5. Special care is required in designing devices, machinery or equipment which demand high levels of reliability. This is particularly important when designing critical components or systems whose failure can foreseeably result in situations that could adversely affect health or safety. In designing such critical devices, equipment or machinery, careful consideration should be given to amongst other things, their safety design, fail-safe design, back-up and redundancy systems, and diffusion design.
- 6. The products listed in the catalog may not be appropriate for use in certain equipment where reliability is critical or where the products may be subjected to extreme conditions. You should consult our sales office before using the products in any of the following types of equipment.

Aerospace Equipment Equipment Used in the Deep sea Power Generator Control Equipment (Nuclear, Steam, Hydraulic) Life Maintenance Medical Equipment Fire Alarm/Intruder Detector Vehicle Control Equipment (airplane, railroad, ship, etc.) Various Safety devices

- 7. New JRC's products have been designed and tested to function within controlled environmental conditions. Do not use products under conditions that deviate from methods or applications specified in this catalog. Failure to employ New JRC products in the proper applications can lead to deterioration, destruction or failure of the products. New JRC shall not be responsible for any bodily injury, fires or accident, property damage or any consequential damages resulting from misuse or misapplication of its products. Products are sold without warranty of any kind, either express or implied, including but not limited to any implied warranty of merchantability or fitness for a particular purpose.
- 8. Warning for handling Gallium and Arsenic(GaAs) Products (Applying to GaAs MMIC, Photo Reflector). This Products uses Gallium(Ga) and Arsenic(As) which are specified as poisonous chemicals by law. For the prevention of a hazard, do not burn, destroy, or process chemically to make them as gas or power. When the product is disposed, please follow the related regulation and do not mix this with general industrial waste or household waste.
- 9. The product specifications and descriptions listed in this catalog are subject to change at any time, without notice.



New Japan Radio Co., Ltd.